

# 1.35V DDR3L SDRAM

MT41K1G4 - 128 Meg x 4 x 8 banks MT41K512M8 - 64 Meg x 8 x 8 banks MT41K256M16 - 32 Meg x 16 x 8 banks

# **Description**

DDR3L SDRAM (1.35V) is a low voltage version of the DDR3 SDRAM (1.5V).

#### **Features**

- $V_{DD} = V_{DDO} = 1.35V (1.283 1.45V)$
- Backward compatible to  $V_{DD} = V_{DDO} = 1.5V \pm 0.075V$ 
  - Supports DDR3L devices to be backward compatible in 1.5V applications
- Differential bidirectional data strobe
- 8*n*-bit prefetch architecture
- Differential clock inputs (CK, CK#)
- 8 internal banks
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS (READ) latency (CL)
- Programmable posted CAS additive latency (AL)
- Programmable CAS (WRITE) latency (CWL)
- Fixed burst length (BL) of 8 and burst chop (BC) of 4 (via the mode register set [MRS])
- Selectable BC4 or BL8 on-the-fly (OTF)
- · Self refresh mode

- $T_C$  of 0°C to +95°C
  - 64ms, 8192-cycle refresh at 0°C to +85°C
  - 32ms at +85°C to +95°C
- Self refresh temperature (SRT)
- Automatic self refresh (ASR)
- Write leveling
- Multipurpose register
- Output driver calibration

| Options                                                                       | Marking  |
|-------------------------------------------------------------------------------|----------|
| <ul> <li>Configuration</li> </ul>                                             |          |
| - 1 Gig x 4                                                                   | 1G4      |
| - 512 Meg x 8                                                                 | 512M8    |
| - 256 Meg x 16                                                                | 256M16   |
| • FBGA package (Pb-free) – x4, x8                                             |          |
| - 78-ball (10.5mm x 12mm) Rev. D                                              | RA       |
| – 78-ball (9mm x 10.5mm) Rev. E, J                                            | RH       |
| <ul> <li>FBGA package (Pb-free) – x16</li> </ul>                              |          |
| <ul> <li>96-ball (10mm x 14mm) Rev. D</li> </ul>                              | RE       |
| <ul> <li>96-ball (9mm x 14mm) Rev. E</li> </ul>                               | HA       |
| <ul> <li>Timing – cycle time</li> </ul>                                       |          |
| - 1.071ns @ CL = 13 (DDR3-1866)                                               | -107     |
| - 1.25ns @ CL = 11 (DDR3-1600)                                                | -125     |
| -1.5ns @ CL = 9 (DDR3-1333)                                                   | -15E     |
| - 1.87ns @ CL = 7 (DDR3-1066)                                                 | -187E    |
| <ul> <li>Operating temperature</li> </ul>                                     |          |
| - Commercial (0°C ≤ $T_C$ ≤ +95°C)                                            | None     |
| - Industrial ( $-40^{\circ}$ C $\leq$ T <sub>C</sub> $\leq$ +95 $^{\circ}$ C) | IT       |
| • Revision                                                                    | :D/:E/:J |

**Table 1: Key Timing Parameters** 

| Speed Grade             | Data Rate (MT/s) | Target <sup>t</sup> RCD- <sup>t</sup> RP-CL | <sup>t</sup> RCD (ns) | <sup>t</sup> RP (ns) | CL (ns) |
|-------------------------|------------------|---------------------------------------------|-----------------------|----------------------|---------|
| -107 <sup>1, 2, 3</sup> | 1866             | 13-13-13                                    | 13.91                 | 13.91                | 13.91   |
| -125 <sup>1, 2</sup>    | 1600             | 11-11-11                                    | 13.75                 | 13.75                | 13.75   |
| -15E <sup>1</sup>       | 1333             | 9-9-9                                       | 13.5                  | 13.5                 | 13.5    |
| -187E                   | 1066             | 7-7-7                                       | 13.1                  | 13.1                 | 13.1    |

Notes: 1. Backward compatible to 1066, CL = 7 (-187E).

- 2. Backward compatible to 1333, CL = 9 (-15E).
- 3. Backward compatible to 1600, CL = 11 (-107).



**Table 2: Addressing** 

| Parameter      | 1 Gig x 4             | 512 Meg x 8          | 256 Meg x 16          |
|----------------|-----------------------|----------------------|-----------------------|
| Configuration  | 128 Meg x 4 x 8 banks | 64 Meg x 8 x 8 banks | 32 Meg x 16 x 8 banks |
| Refresh count  | 8K                    | 8K                   | 8K                    |
| Row address    | 64K (A[15:0])         | 64K (A[15:0])        | 32K (A[14:0])         |
| Bank address   | 8 (BA[2:0])           | 8 (BA[2:0])          | 8 (BA[2:0])           |
| Column address | 2K (A[11, 9:0])       | 1K (A[9:0])          | 1K (A[9:0])           |
| Page size      | 1KB                   | 1KB                  | 2KB                   |

**Figure 1: DDR3L Part Numbers** 



Note: 1. Not all options listed can be combined to define an offered product. Use the part catalog search on <a href="http://www.micron.com">http://www.micron.com</a> for available offerings.

# **FBGA Part Marking Decoder**

Due to space limitations, FBGA-packaged components have an abbreviated part marking that is different from the part number. Micron's FBGA part marking decoder is available at <a href="https://www.micron.com/decoder">www.micron.com/decoder</a>.



# **Ball Assignments and Descriptions**

Figure 2: 78-Ball FBGA - x4, x8 (Top View)

|   | 1                  | 2                  | 3       | 4 | 5 | 6 | 7               | 8                  | 9                  |
|---|--------------------|--------------------|---------|---|---|---|-----------------|--------------------|--------------------|
| Α | V <sub>ss</sub>    | $\bigvee_{V_{DD}}$ | O<br>NC |   |   |   | NF, NF/TDQS     | # V <sub>SS</sub>  | $\bigcup_{V_{DD}}$ |
| В | V <sub>55</sub>    | V <sub>SSQ</sub>   | DQ0     |   |   |   | DM, DM/TD0      |                    |                    |
| C |                    | DQ2                | DQS     |   |   |   | DQ1             | DQ3                | V <sub>DDQ</sub>   |
| D | V <sub>DDQ</sub>   |                    |         |   |   |   |                 |                    | V <sub>SSQ</sub>   |
| E | V <sub>SSQ</sub>   | NF, DQ6            | DQS#    |   |   |   | V <sub>DD</sub> | V <sub>SS</sub>    | V <sub>ssQ</sub>   |
| F | V <sub>REFDQ</sub> | $\bigcirc$         | NF, DQ4 |   |   |   |                 | NF, DQ5            | V <sub>DDQ</sub>   |
| G | NC OPT             | V <sub>SS</sub>    | RAS#    |   |   |   | CK              | V <sub>SS</sub>    | NC O               |
| Н | ODT                | V <sub>DD</sub>    | CAS#    |   |   |   | CK#             | V <sub>DD</sub>    | CKE                |
| J | NC O               | CS#                | WE#     |   |   |   | A10/AP          | ZQ                 | NC                 |
| K | V <sub>SS</sub>    | BA0                | BA2     |   |   |   | A15             | V <sub>REFCA</sub> | V <sub>SS</sub>    |
| L | V <sub>DD</sub>    | A3                 | A0      |   |   |   | A12/BC#         |                    | V <sub>DD</sub>    |
| М | V <sub>ss</sub>    | A5                 | A2      |   |   |   | A1              | A4                 | V <sub>SS</sub>    |
| N | V <sub>DD</sub>    | A7                 | A9      |   |   |   | A11             | A6                 | V <sub>DD</sub>    |
|   | V <sub>SS</sub>    | RESET#             | A13     |   |   |   | A14             | A8                 | V <sub>SS</sub>    |

- Notes: 1. Ball descriptions listed in Table 3 (page 5) are listed as "x4, x8" if unique; otherwise, x4 and x8 are the same.
  - 2. A comma separates the configuration; a slash defines a selectable function. Example D7 = NF, NF/TDQS#. NF applies to the x4 configuration only. NF/TDQS# applies to the x8 configuration only—selectable between NF or TDQS# via MRS (symbols are defined in Table 3).



Figure 3: 96-Ball FBGA - x16 (Top View)

|   | 1                  | 2                | 3               | 4 | 5 | 6 | 7        | 8                       | 9                       |
|---|--------------------|------------------|-----------------|---|---|---|----------|-------------------------|-------------------------|
|   |                    |                  |                 |   |   |   |          |                         |                         |
| Α | V <sub>DDQ</sub>   | DQ13             | DQ15            |   |   |   | DQ12     | V <sub>DDQ</sub>        | V <sub>SS</sub>         |
| В | V <sub>ssQ</sub>   | V <sub>DD</sub>  | V <sub>SS</sub> |   |   |   | UDQS#    | DQ14                    | $\bigvee_{v_{SSQ}}$     |
| C | V <sub>DDQ</sub>   | DQ11             | DQ9             |   |   |   | UDQS     | DQ10                    | V <sub>DDQ</sub>        |
| D | $V_{SSQ}$          | V <sub>DDQ</sub> | UDM             |   |   |   | DQ8      | V <sub>SSQ</sub>        | V <sub>DD</sub>         |
| E | $V_{ss}$           | V <sub>SSQ</sub> | DQ0             |   |   |   | LDM      | $V_{SSQ}$               | V <sub>DDQ</sub>        |
| F | V <sub>DDQ</sub>   | DQ2              | LDQS            |   |   |   | DQ1      | DQ3                     | V <sub>SSQ</sub>        |
| G | $V_{SSQ}$          | DQ6              | LDQS#           |   |   |   | $V_{DD}$ | $\bigvee_{V_{SS}}$      | $\bigvee_{v_{ssQ}}$     |
| Н | V <sub>REFDQ</sub> | $V_{DDQ}$        | DQ4             |   |   |   | DQ7      | DQ5                     | V <sub>DDQ</sub>        |
| J | NC NC              | V <sub>SS</sub>  | RAS#            |   |   |   | CK       | V <sub>SS</sub>         | O NC                    |
| K | ODT                | $V_{DD}$         | CAS#            |   |   |   | CK#      | $\bigvee_{V_{DD}}^{33}$ | CKE                     |
| L | NC NC              | CS#              | WE#             |   |   |   | A10/AP   | ZQ                      | O<br>NC                 |
| М | V <sub>55</sub>    | BA0              | BA2             |   |   |   | O<br>NC  | V <sub>REFCA</sub>      | $\bigcup_{V_{SS}}$      |
| N | $V_{DD}$           | A3               | A0              |   |   |   | A12/BC#  | BA1                     | $\bigvee_{V_{DD}}^{SS}$ |
| Р | V <sub>ss</sub>    | A5               | A2              |   |   |   | A1       | A4                      | $\bigcup_{V_{SS}}$      |
| R |                    | A7               | A9              |   |   |   | A11      | A6                      | $\bigvee_{DD}^{33}$     |
| T | V <sub>SS</sub>    | CRESET#          | A13             |   |   |   | <u> </u> | A8                      | $\bigcup_{V_{SS}}^{DD}$ |
|   |                    |                  |                 |   |   |   |          |                         |                         |

Note: 1. A slash defines a selectable function.



Table 3: 78-Ball FBGA - x4, x8 Ball Descriptions

| Symbol                                   | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [15:13], A12/BC#,<br>A11, A10/AP, A[9:0] | Input | <b>Address inputs:</b> Provide the row address for ACTIVATE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA[2:0]) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. Address inputs are referenced to $V_{REFCA}$ . A12/BC#: When enabled in the mode register (MR), A12 is sampled during READ and WRITE commands to determine whether burst chop (on-the-fly) will be performed (HIGH = BL8 or no burst chop, LOW = BC4). See Truth Table - Command in the DDR3 SDRAM data sheet. |
| BA[2:0]                                  | Input | <b>Bank address inputs:</b> BA[2:0] define the bank to which an ACTIVATE, READ, WRITE, or PRECHARGE command is being applied. BA[2:0] define which mode register (MR0, MR1, MR2, or MR3) is loaded during the LOAD MODE command. BA[2:0] are referenced to V <sub>REFCA</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CK, CK#                                  | Input | <b>Clock:</b> CK and CK# are differential clock inputs. All control and address input signals are sampled on the crossing of the positive edge of CK and the negative edge of CK#. Output data strobe (DQS, DQS#) is referenced to the crossings of CK and CK#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CKE                                      | Input | Clock enable: CKE enables (registered HIGH) and disables (registered LOW) internal circuitry and clocks on the DRAM. The specific circuitry that is enabled/ disabled is dependent upon the DDR3 SDRAM configuration and operating mode. Taking CKE LOW provides PRECHARGE POWER-DOWN and SELF REFRESH operations (all banks idle), or active power-down (row active in any bank). CKE is synchronous for power-down entry and exit and for self refresh entry. CKE is asynchronous for self refresh exit. Input buffers (excluding CK, CK#, CKE, RESET#, and ODT) are disabled during POWER-DOWN. Input buffers (excluding CKE and RESET#) are disabled during SELF REFRESH. CKE is referenced to V <sub>REFCA</sub> .                                                   |
| CS#                                      | Input | <b>Chip select:</b> CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. CS# provides for external rank selection on systems with multiple ranks. CS# is considered part of the command code. CS# is referenced to V <sub>REFCA</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DM                                       | Input | <b>Input data mask:</b> DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH along with the input data during a write access. Although the DM ball is input-only, the DM loading is designed to match that of the DQ and DQS balls. DM is referenced to V <sub>REFDQ</sub> . DM has an optional use as TDQS on the x8.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ODT                                      | Input | <b>On-die termination:</b> ODT enables (registered HIGH) and disables (registered LOW) termination resistance internal to the DDR3 SDRAM. When enabled in normal operation, ODT is only applied to each of the following balls: DQ[7:0], DQS, DQS#, and DM for the x8; DQ[3:0], DQS, DQS#, and DM for the x4. The ODT input is ignored if disabled via the LOAD MODE command. ODT is referenced to REFCA.                                                                                                                                                                                                                                                                                                                                                                 |
| RAS#, CAS#, WE#                          | Input | <b>Command inputs:</b> RAS#, CAS#, and WE# (along with CS#) define the command being entered and are referenced to $V_{REFCA}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RESET#                                   | Input | <b>Reset:</b> RESET# is an active LOW CMOS input referenced to $V_{SS}$ . The RESET# input receiver is a CMOS input defined as a rail-to-rail signal with DC HIGH $\geq 0.8 \times V_{DD}$ and DC LOW $\leq 0.2 \times V_{DDQ}$ . RESET# assertion and desertion are asynchronous.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



# Table 3: 78-Ball FBGA - x4, x8 Ball Descriptions (Continued)

| Symbol             | Туре      | Description                                                                                                                                                              |
|--------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DQ[3:0]            | I/O       | <b>Data input/output:</b> Bidirectional data bus for the x4 configuration. DQ[3:0] are referenced to REFDQ.                                                              |
| DQ[7:0]            | I/O       | <b>Data input/output:</b> Bidirectional data bus for the x8 configuration. DQ[7:0] are referenced to V <sub>REFDQ</sub> .                                                |
| DQS, DQS#          | I/O       | <b>Data strobe:</b> Output with read data. Edge-aligned with read data. Input with write data. Center-aligned to write data.                                             |
| TDQS, TDQS#        | Output    | <b>Termination data strobe:</b> Applies to the x8 configuration only. When TDQS is enabled, DM is disabled, and the TDQS and TDQS# balls provide termination resistance. |
| V <sub>DD</sub>    | Supply    | Power supply: 1.35V, 1.283–1.45V operational; compatible to 1.5V operation.                                                                                              |
| $V_{DDQ}$          | Supply    | <b>DQ power supply:</b> 1.35V, 1.283–1.45V operational; compatible to 1.5V operation.                                                                                    |
| V <sub>REFCA</sub> | Supply    | <b>Reference voltage for control, command, and address:</b> V <sub>REFCA</sub> must be maintained at all times (including self refresh) for proper device operation.     |
| V <sub>REFDQ</sub> | Supply    | <b>Reference voltage for data:</b> <sub>REFDQ</sub> must be maintained at all times (excluding self refresh) for proper device operation.                                |
| V <sub>SS</sub>    | Supply    | Ground.                                                                                                                                                                  |
| V <sub>SSQ</sub>   | Supply    | DQ ground: Isolated on the device for improved noise immunity.                                                                                                           |
| ZQ                 | Reference | External reference ball for output drive calibration: This ball is tied to an external $240\Omega$ resistor (RZQ), which is tied to $V_{SSQ}$ .                          |
| NC                 | -         | <b>No connect:</b> These balls should be left unconnected (the ball has no connection to the DRAM or to other balls).                                                    |
| NF                 | _         | <b>No function:</b> When configured as a x4 device, these balls are NF. When configured as a x8 device, these balls are defined as TDQS#, DQ[7:4].                       |



Table 4: 96-Ball FBGA - x16 Ball Descriptions

| Symbol                                   | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [14:13], A12/BC#,<br>A11, A10/AP, A[9:0] | Input | <b>Address inputs:</b> Provide the row address for ACTIVATE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA[2:0]) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. Address inputs are referenced to $V_{REFCA}$ . A12/BC#: When enabled in the mode register (MR), A12 is sampled during READ and WRITE commands to determine whether burst chop (on-the-fly) will be performed (HIGH = BL8 or no burst chop, LOW = BC4). See Truth Table - Command in the DDR3 SDRAM data sheet. |
| BA[2:0]                                  | Input | <b>Bank address inputs:</b> BA[2:0] define the bank to which an ACTIVATE, READ, WRITE, or PRECHARGE command is being applied. BA[2:0] define which mode register (MR0, MR1, MR2, or MR3) is loaded during the LOAD MODE command. BA[2:0] are referenced to V <sub>REFCA</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CK, CK#                                  | Input | <b>Clock:</b> CK and CK# are differential clock inputs. All control and address input signals are sampled on the crossing of the positive edge of CK and the negative edge of CK#. Output data strobe (DQS, DQS#) is referenced to the crossings of CK and CK#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CKE                                      | Input | Clock enable: CKE enables (registered HIGH) and disables (registered LOW) internal circuitry and clocks on the DRAM. The specific circuitry that is enabled/disabled is dependent upon the DDR3 SDRAM configuration and operating mode. Taking CKE LOW provides PRECHARGE POWER-DOWN and SELF REFRESH operations (all banks idle), or active power-down (row active in any bank). CKE is synchronous for power-down entry and exit and for self refresh entry. CKE is asynchronous for self refresh exit. Input buffers (excluding CK, CK#, CKE, RESET#, and ODT) are disabled during POWER-DOWN. Input buffers (excluding CKE and RESET#) are disabled during SELF REFRESH. CKE is referenced to V <sub>REFCA</sub> .                                                    |
| CS#                                      | Input | <b>Chip select:</b> CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. CS# provides for external rank selection on systems with multiple ranks. CS# is considered part of the command code. CS# is referenced to V <sub>REFCA</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| LDM                                      | Input | <b>Input data mask:</b> LDM is a lower-byte, input mask signal for write data. Lower-byte input data is masked when LDM is sampled HIGH along with the input data during a write access. Although the LDM ball is input-only, the LDM loading is designed to match that of the DQ and DQS balls. LDM is referenced to V <sub>REFDQ</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ODT                                      | Input | <b>On-die termination:</b> ODT enables (registered HIGH) and disables (registered LOW) termination resistance internal to the DDR3 SDRAM. When enabled in normal operation, ODT is only applied to each of the following balls: DQ[15:0], LDQS, LDQS#, UDQS, UDQS#, LDM, and UDM for the x16; DQ0[7:0], DQS, DQS#, DM/TDQS, and NF/TDQS# (when TDQS is enabled) for the x8; DQ[3:0], DQS, DQS#, and DM for the x4. The ODT input is ignored if disabled via the LOAD MODE command. ODT is referenced to V <sub>REFCA</sub> .                                                                                                                                                                                                                                              |
| RAS#, CAS#, WE#                          | Input | <b>Command inputs:</b> RAS#, CAS#, and WE# (along with CS#) define the command being entered and are referenced to V <sub>REFCA</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



# Table 4: 96-Ball FBGA - x16 Ball Descriptions (Continued)

| Symbol             | Туре      | Description                                                                                                                                                                                                                                                                                                                           |
|--------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET#             | Input     | <b>Reset:</b> RESET# is an active LOW CMOS input referenced to $V_{SS}$ . The RESET# input receiver is a CMOS input defined as a rail-to-rail signal with DC HIGH $\geq 0.8 \times V_{DD}$ and DC LOW $\leq 0.2 \times V_{DDQ}$ . RESET# assertion and desertion are asynchronous.                                                    |
| UDM                | Input     | <b>Input data mask:</b> UDM is an upper-byte, input mask signal for write data. Upper-byte input data is masked when UDM is sampled HIGH along with that input data during a WRITE access. Although the UDM ball is input-only, the UDM loading is designed to match that of the DQ and DQS balls. UDM is referenced to $V_{REFDQ}$ . |
| DQ[7:0]            | I/O       | <b>Data input/output:</b> Lower byte of bidirectional data bus for the x16 configuration. DQ[7:0] are referenced to $V_{REFDQ}$ .                                                                                                                                                                                                     |
| DQ[15:8]           | I/O       | <b>Data input/output:</b> Upper byte of bidirectional data bus for the x16 configuration. $DQ[15:8]$ are referenced to $V_{REFDQ}$ .                                                                                                                                                                                                  |
| LDQS, LDQS#        | I/O       | <b>Lower byte data strobe:</b> Output with read data. Edge-aligned with read data. Input with write data. Center-aligned to write data.                                                                                                                                                                                               |
| UDQS, UDQS#        | I/O       | <b>Upper byte data strobe:</b> Output with read data. Edge-aligned with read data. Input with write data. DQS is center-aligned to write data.                                                                                                                                                                                        |
| V <sub>DD</sub>    | Supply    | <b>Power supply:</b> 1.35V, 1.283–1.45V operational; compatible to 1.5V operation.                                                                                                                                                                                                                                                    |
| $V_{DDQ}$          | Supply    | <b>DQ power supply:</b> 1.35V, 1.283–1.45V operational; compatible to 1.5V operation.                                                                                                                                                                                                                                                 |
| V <sub>REFCA</sub> | Supply    | <b>Reference voltage for control, command, and address:</b> V <sub>REFCA</sub> must be maintained at all times (including self refresh) for proper device operation.                                                                                                                                                                  |
| V <sub>REFDQ</sub> | Supply    | <b>Reference voltage for data:</b> $V_{\text{REFDQ}}$ must be maintained at all times (excluding self refresh) for proper device operation.                                                                                                                                                                                           |
| V <sub>SS</sub>    | Supply    | Ground.                                                                                                                                                                                                                                                                                                                               |
| V <sub>SSQ</sub>   | Supply    | DQ ground: Isolated on the device for improved noise immunity.                                                                                                                                                                                                                                                                        |
| ZQ                 | Reference | External reference ball for output drive calibration: This ball is tied to an external $240\Omega$ resistor (RZQ), which is tied to $V_{SSQ}$ .                                                                                                                                                                                       |
| NC                 | -         | <b>No connect:</b> These balls should be left unconnected (the ball has no connection to the DRAM or to other balls).                                                                                                                                                                                                                 |



# **Package Dimensions**

Figure 4: 78-Ball FBGA - x4, x8 (RA)





Note: 1. All dimensions are in millimeters.



Figure 5: 78-Ball FBGA - x4, x8 (RH)



Note: 1. All dimensions are in millimeters.



Figure 6: 96-Ball FBGA - x16 (RE)





Note: 1. All dimensions are in millimeters.



Figure 7: 96-Ball FBGA - x16 (HA)



Note: 1. All dimensions are in millimeters.



# **Electrical Characteristics – 1.35V operating I<sub>DD</sub> Specifications**

Table 5: I<sub>DD</sub> Maximum Limits - Die Rev. D

| Speed Bin                                  |                    |        |                         |                         |                         |       |
|--------------------------------------------|--------------------|--------|-------------------------|-------------------------|-------------------------|-------|
| Parameter                                  | Symbol             | Width  | DDR3L-1066              | DDR3L-1333              | DDR3L-1600              | Units |
| Operating current 0: One bank              | I <sub>DD0</sub>   | x4, x8 | 60                      | 65                      | 75                      | mA    |
| ACTIVATE-to-PRECHARGE                      |                    | x16    | 75                      | 80                      | 90                      | mA    |
| Operating current 1: One bank              | I <sub>DD1</sub>   | x4     | 70                      | 75                      | 80                      | mA    |
| ACTIVATE-to-READ-to-PRE-                   |                    | х8     | 77                      | 82                      | 87                      | mA    |
| CHARGE                                     |                    | x16    | 105                     | 110                     | 115                     | mA    |
| Precharge power-down current:<br>Slow exit | I <sub>DD2P0</sub> | All    | 20                      | 20                      | 20                      | mA    |
| Precharge power-down current:<br>Fast exit | I <sub>DD2P1</sub> | All    | 30                      | 32                      | 37                      | mA    |
| Precharge quiet standby current            | I <sub>DD2Q</sub>  | All    | 39                      | 44                      | 47                      | mA    |
| Precharge standby current                  | I <sub>DD2N</sub>  | All    | 42                      | 45                      | 50                      | mA    |
| Precharge standby ODT current              | I <sub>DD2NT</sub> | x4, x8 | 40                      | 45                      | 50                      | mA    |
|                                            |                    | x16    | 45                      | 50                      | 55                      | mA    |
| Active power-down current                  | I <sub>DD3P</sub>  | All    | 53                      | 58                      | 63                      | mA    |
| Active standby current                     | I <sub>DD3N</sub>  | x4, x8 | 52                      | 57                      | 62                      | mA    |
|                                            |                    | x16    | 68                      | 73                      | 77                      | mA    |
| Burst read operating current               | I <sub>DD4R</sub>  | x4     | 135                     | 155                     | 175                     | mA    |
|                                            |                    | х8     | 147                     | 164                     | 187                     | mA    |
|                                            |                    | x16    | 220                     | 240                     | 280                     | mA    |
| Burst write operating current              | I <sub>DD4W</sub>  | x4     | 115                     | 135                     | 155                     | mA    |
|                                            |                    | x8     | 125                     | 145                     | 165                     | mA    |
|                                            |                    | x16    | 180                     | 200                     | 225                     | mA    |
| Burst refresh current                      | I <sub>DD5B</sub>  | All    | 205                     | 210                     | 220                     | mA    |
| Room temperature self refresh              | I <sub>DD6</sub>   | All    | 22                      | 22                      | 22                      | mA    |
| Extended temperature self re-<br>fresh     | I <sub>DD6ET</sub> | All    | 28                      | 28                      | 28                      | mA    |
| All banks interleaved read cur-            | I <sub>DD7</sub>   | x4, x8 | 210                     | 250                     | 290                     | mA    |
| rent                                       |                    | x16    | 260                     | 285                     | 320                     | mA    |
| Reset current                              | I <sub>DD8</sub>   | All    | I <sub>DD2P</sub> + 2mA | I <sub>DD2P</sub> + 2mA | I <sub>DD2P</sub> + 2mA | mA    |

# 4Gb: x4, x8, x16 DDR3L SDRAM Electrical Characteristics – 1.35V operating I<sub>DD</sub> Specifications

Table 6: I<sub>DD</sub> Maximum Limits Die Rev. E, J

| Speed Bir                                    | 1                  |        |                         |                         |                         |                         |       |
|----------------------------------------------|--------------------|--------|-------------------------|-------------------------|-------------------------|-------------------------|-------|
| Parameter                                    | Symbol             | Width  | DDR3L-1066              | DDR3L-1333              | DDR3L-1600              | DDR3L-1866              | Units |
| Operating current 0: One                     | I <sub>DD0</sub>   | x4, x8 | 44                      | 47                      | 55                      | 62                      | mA    |
| bank ACTIVATE-to-PRE-<br>CHARGE              |                    | x16    | 55                      | 58                      | 66                      | 73                      | mA    |
| Operating current 1: One                     | $I_{DD1}$          | x4     | 53                      | 57                      | 61                      | 65                      | mA    |
| bank ACTIVATE-to-READ-to-                    |                    | x8     | 59                      | 62                      | 66                      | 70                      | mA    |
| PRECHARGE                                    |                    | x16    | 80                      | 84                      | 87                      | 91                      | mA    |
| Precharge power-down cur-<br>rent: Slow exit | I <sub>DD2P0</sub> | All    | 18                      | 18                      | 18                      | 18                      | mA    |
| Precharge power-down cur-<br>rent: Fast exit | I <sub>DD2P1</sub> | All    | 26                      | 28                      | 32                      | 37                      | mA    |
| Precharge quiet standby current              | I <sub>DD2Q</sub>  | All    | 27                      | 28                      | 32                      | 35                      | mA    |
| Precharge standby current                    | $I_{DD2N}$         | All    | 28                      | 29                      | 32                      | 35                      | mA    |
| Precharge standby ODT cur-                   | I <sub>DD2NT</sub> | x4, x8 | 32                      | 35                      | 39                      | 42                      | mA    |
| rent                                         |                    | x16    | 35                      | 39                      | 42                      | 45                      | mA    |
| Active power-down current                    | I <sub>DD3P</sub>  | All    | 32                      | 35                      | 38                      | 41                      | mA    |
| Active standby current                       | $I_{DD3N}$         | x4, x8 | 32                      | 35                      | 38                      | 41                      | mA    |
|                                              |                    | x16    | 41                      | 45                      | 47                      | 49                      | mA    |
| Burst read operating current                 | $I_{DD4R}$         | x4     | 113                     | 130                     | 147                     | 164                     | mA    |
|                                              |                    | x8     | 123                     | 140                     | 157                     | 174                     | mA    |
|                                              |                    | x16    | 185                     | 202                     | 235                     | 252                     | mA    |
| Burst write operating current                | $I_{DD4W}$         | x4     | 87                      | 103                     | 118                     | 133                     | mA    |
|                                              |                    | x8     | 95                      | 110                     | 125                     | 141                     | mA    |
|                                              |                    | x16    | 137                     | 152                     | 171                     | 190                     | mA    |
| Burst refresh current                        | $I_{DD5B}$         | All    | 144                     | 148                     | 155                     | 162                     | mA    |
| Room temperature self re-<br>fresh           | I <sub>DD6</sub>   | All    | 20                      | 20                      | 20                      | 20                      | mA    |
| Extended temperature self refresh            | I <sub>DD6ET</sub> | All    | 25                      | 25                      | 25                      | 25                      | mA    |
| All banks interleaved read                   | I <sub>DD7</sub>   | x4, x8 | 160                     | 190                     | 220                     | 251                     | mA    |
| current                                      |                    | x16    | 198                     | 217                     | 243                     | 274                     | mA    |
| Reset current                                | I <sub>DD8</sub>   | All    | I <sub>DD2P</sub> + 2mA | mA    |



# **Electrical Specifications**

#### **Table 7: Input/Output Capacitance**

Gray-shaded cells have the same values as those in the 1.5V DDR3 data sheet

| Capacitance                                 |                 | DDR3 | L-800 | DDR3I | <sub>-</sub> -1066 | DDR3I | L-1333 | DDR3I | <sub>-</sub> -1600 | DDR3I | L-1866 |       |
|---------------------------------------------|-----------------|------|-------|-------|--------------------|-------|--------|-------|--------------------|-------|--------|-------|
| Parameters                                  | Symbol          | Min  | Max   | Min   | Max                | Min   | Max    | Min   | Max                | Min   | Max    | Units |
| Single-end I/O: DQ, DM                      | C <sub>IO</sub> | 1.5  | 2.5   | 1.5   | 2.5                | 1.5   | 2.3    | 1.5   | 2.2                | 1.5   | 2.1    | pF    |
| Differential I/O: DQS,<br>DQS#, TDQS, TDQS# | C <sub>IO</sub> | 1.5  | 2.5   | 1.5   | 2.5                | 1.5   | 2.3    | 1.5   | 2.2                | 1.5   | 2.1    | pF    |
| Inputs (CTRL,<br>CMD,ADDR)                  | C <sub>I</sub>  | 0.75 | 1.3   | 0.75  | 1.3                | 0.75  | 1.3    | 0.75  | 1.2                | 0.75  | 1.2    | pF    |

#### Table 8: DC Electrical Characteristics and Operating Conditions - 1.35V Operation

All voltages are referenced to V<sub>ss</sub>

| Parameter/Condition | Symbol             | Min   | Nom  | Мах  | Units | Notes      |
|---------------------|--------------------|-------|------|------|-------|------------|
| Supply voltage      | V <sub>DD</sub>    | 1.283 | 1.35 | 1.45 | V     | 1, 2, 3, 4 |
| I/O supply voltage  | $V_{\mathrm{DDQ}}$ | 1.283 | 1.35 | 1.45 | V     | 1, 2, 3, 4 |

Notes:

- 1. Maximum DC value may not be greater than 1.425V. The DC value is the linear average of  $V_{DD}/V_{DDO}(t)$  over a very long period of time (for example, 1 sec).
- 2. If the maximum limit is exceeded, input levels shall be governed by DDR3 specifications.
- 3. Under these supply voltages, the device operates to this DDR3L specification.
- 4. Once initialized for DDR3L operation, DDR3 operation may only be used if the device is in reset while  $V_{DD}$  and  $V_{DDQ}$  are changed for DDR3 operation (see Figure 8 (page 27)).

# Table 9: DC Electrical Characteristics and Operating Conditions - 1.5V Operation

All voltages are referenced to V<sub>SS</sub>

| Parameter/Condition | Symbol             | Min   | Nom | Мах   | Units | Notes   |
|---------------------|--------------------|-------|-----|-------|-------|---------|
| Supply voltage      | V <sub>DD</sub>    | 1.425 | 1.5 | 1.575 | V     | 1, 2, 3 |
| I/O supply voltage  | $V_{\mathrm{DDQ}}$ | 1.425 | 1.5 | 1.575 | V     | 1, 2, 3 |

- Notes: 1. If the minimum limit is exceeded, input levels shall be governed by DDR3L specifications.
  - 2. Under 1.5V operation, this DDR3L device operates in accordance with the DDR3 specifications under the same speed timings as defined for this device.
  - 3. Once initialized for DDR3 operation, DDR3L operation may only be used if the device is in reset while  $V_{DD}$  and  $V_{DDQ}$  are changed for DDR3L operation (see Figure 8 (page 27)).



**Table 10: Input Switching Conditions – Command and Address** 

| Parameter/Condition            | Symbol                      | DDR3L-800/1066 | DDR3L-1333/1600 | DDR3L-1866 | Units |
|--------------------------------|-----------------------------|----------------|-----------------|------------|-------|
| Input high AC voltage: Logic 1 | V <sub>IH(AC160)min</sub> 1 | 160            | 160             | _          | mV    |
| Input high AC voltage: Logic 1 | V <sub>IH(AC135)min</sub> 1 | 135            | 135             | 135        | mV    |
| Input high AC voltage: Logic 1 | V <sub>IH(AC125)min</sub> 1 | _              | _               | 125        | mV    |
| Input high DC voltage: Logic 1 | V <sub>IH(DC90)min</sub>    | 90             | 90              | 90         | mV    |
| Input low DC voltage: Logic 0  | V <sub>IL(DC90)min</sub>    | -90            | -90             | -90        | mV    |
| Input low AC voltage: Logic 0  | V <sub>IL(AC125)min</sub> 1 | _              | _               | -125       | mV    |
| Input low AC voltage: Logic 0  | V <sub>IL(AC135)min</sub> 1 | -135           | -135            | -135       | mV    |
| Input low AC voltage: Logic 0  | V <sub>IL(AC160)min</sub> 1 | -160           | -160            | _          | mV    |

Note: 1. When two V<sub>IH(AC)</sub> values (and two corresponding V<sub>IL(AC)</sub> values) are listed for a specific speed bin, the user may choose either value for the input AC level. Whichever value is used, the associated setup time for that AC level must also be used. Additionally, one V<sub>IH(AC)</sub> value may be used for address/command inputs and the other V<sub>IH(AC)</sub> value may be used for data inputs.

For example, for DDR3L-800, two input AC levels are defined:  $V_{IH(AC160),min}$  and  $V_{IH(AC135),min}$  (corresponding  $V_{IL(AC160),min}$  and  $V_{IL(AC135),min}$ ). For DDRL-800, the address/command inputs must use either  $V_{IH(AC160),min}$  with  ${}^tIS(AC160)$  of 215ps or  $V_{IH(AC135),min}$  with  ${}^tIS(AC135)$  of 365ps; independently, the data inputs may use either  $V_{IH(AC160),min}$  or  $V_{IH(AC135),min}$ .

Table 11: Input Switching Conditions – DQ and DM

| Parameter/Condition            | Symbol                      | DDR3L-800/1066 | DDR3L-1333/1600 | DDR3L-1866 | Units |
|--------------------------------|-----------------------------|----------------|-----------------|------------|-------|
| Input high AC voltage: Logic 1 | V <sub>IH(AC160)min</sub> 1 | 160            | 160             | _          | mV    |
| Input high AC voltage: Logic 1 | V <sub>IH(AC135)min</sub> 1 | 135            | 135             | 135        | mV    |
| Input high AC voltage: Logic 1 | V <sub>IH(AC130)min</sub> 1 | _              | _               | 130        | mV    |
| Input high DC voltage: Logic 1 | V <sub>IH(DC90)min</sub>    | 90             | 90              | 90         | mV    |
| Input low DC voltage: Logic 0  | V <sub>IL(DC90)min</sub>    | -90            | -90             | -90        | mV    |
| Input low AC voltage: Logic 0  | V <sub>IL(AC130)min</sub> 1 | -              | _               | -130       | mV    |
| Input low AC voltage: Logic 0  | V <sub>IL(AC135)min</sub> 1 | -135           | -135            | -135       | mV    |
| Input low AC voltage: Logic 0  | V <sub>IL(AC160)min</sub> 1 | -160           | -160            | _          | mV    |

Note: 1. When two  $V_{IH(AC)}$  values (and two corresponding  $V_{IL(AC)}$  values) are listed for a specific speed bin, the user may choose either value for the input AC level. Whichever value is used, the associated setup time for that AC level must also be used. Additionally, one  $V_{IH(AC)}$  value may be used for address/command inputs and the other  $V_{IH(AC)}$  value may be used for data inputs.

For example, for DDR3L-800, two input AC levels are defined:  $V_{IH(AC160),min}$  and  $V_{IH(AC135),min}$  (corresponding  $V_{IL(AC160),min}$  and  $V_{IL(AC135),min}$ ). For DDRL-800, the data inputs must use either  $V_{IH(AC160),min}$  with <sup>†</sup>IS(AC160) of 90ps or  $V_{IH(AC135),min}$  with <sup>†</sup>IS(AC135) of 140ps; independently, the address/command inputs may use either  $V_{IH(AC160),min}$  or  $V_{IH(AC135),min}$ .



Table 12: Differential Input Operating Conditions (CK, CK# and DQS, DQS#)

| Parameter/Condition                  | Symbol                       | Min                                           | Max                               | Units |
|--------------------------------------|------------------------------|-----------------------------------------------|-----------------------------------|-------|
| Differential input logic high – slew | V <sub>IH,diff(AC)slew</sub> | 180                                           | N/A                               | mV    |
| Differential input logic low – slew  | V <sub>IL,diff(AC)slew</sub> | N/A                                           | -180                              | mV    |
| Differential input logic high        | V <sub>IH,diff(AC)</sub>     | 2 × (V <sub>IH(AC)</sub> - V <sub>REF</sub> ) | $V_{DD}/V_{DDQ}$                  | mV    |
| Differential input logic low         | V <sub>IL,diff(AC)</sub>     | V <sub>SS</sub> /V <sub>SSQ</sub>             | $2 \times (V_{IL(AC)} - V_{REF})$ | mV    |
| Single-ended high level for strobes  | V <sub>SEH</sub>             | V <sub>DDQ</sub> /2 + 160                     | $V_{DDQ}$                         | mV    |
| Single-ended high level for CK, CK#  |                              | V <sub>DD</sub> /2 + 160                      | V <sub>DD</sub>                   | mV    |
| Single-ended low level for strobes   | V <sub>SEL</sub>             | V <sub>SSQ</sub>                              | V <sub>DDQ</sub> /2 - 160         | mV    |
| Single-ended low level for CK, CK#   |                              | V <sub>SS</sub>                               | V <sub>DD</sub> /2 - 160          | mV    |

Table 13: Minimum Required Time <sup>t</sup>DVAC for CK/CK#, DQS/DQS# Differential for AC Ringback

|                  | DDR3L-800/10                       | 066/1333/1600                      |                                    | DDR3L-1866                         |                                    |
|------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| Slew Rate (V/ns) | <sup>t</sup> DVAC at<br>320mV (ps) | <sup>t</sup> DVAC at<br>270mV (ps) | <sup>t</sup> DVAC at<br>270mV (ps) | <sup>t</sup> DVAC at<br>250mV (ps) | <sup>t</sup> DVAC at<br>260mV (ps) |
| >4.0             | 189                                | 201                                | 163                                | 168                                | 176                                |
| 4.0              | 189                                | 201                                | 163                                | 168                                | 176                                |
| 3.0              | 162                                | 179                                | 140                                | 147                                | 154                                |
| 2.0              | 109                                | 134                                | 95                                 | 105                                | 111                                |
| 1.8              | 91                                 | 119                                | 80                                 | 91                                 | 97                                 |
| 1.6              | 69                                 | 100                                | 62                                 | 74                                 | 78                                 |
| 1.4              | 40                                 | 76                                 | 37                                 | 52                                 | 55                                 |
| 1.2              | Note1                              | 44                                 | 5                                  | 22                                 | 24                                 |
| 1.0              | Note1                              | Note1                              | Note1                              | Note1                              | Note1                              |
| <1.0             | Note1                              | Note1                              | Note1                              | Note1                              | Note1                              |

Note: 1. Rising input signal shall become equal to or greater than VIH(ac) level and Falling input signal shall become equal to or less than VIL(ac) level.



# **Table 14: R<sub>TT</sub> Effective Impedance**

Gray-shaded cells have the same values as those in the 1.5V DDR3 data sheet

| MR1<br>[9, 6, 2] | R <sub>TT</sub> | Resistor                 | V <sub>out</sub>                           | Min | Nom | Max  | Units  |
|------------------|-----------------|--------------------------|--------------------------------------------|-----|-----|------|--------|
| 0, 1, 0          | 120Ω            | R <sub>TT,120PD240</sub> | 0.2 × V <sub>DDQ</sub>                     | 0.6 | 1.0 | 1.15 | RZQ/1  |
|                  |                 | 11,1201 5240             | 0.5 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.15 | RZQ/1  |
|                  |                 |                          | $0.8 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.45 | RZQ/1  |
|                  |                 | R <sub>TT,120PU240</sub> | 0.2 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.45 | RZQ/1  |
|                  |                 | ,                        | 0.5 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.15 | RZQ/1  |
|                  |                 |                          | 0.8 × V <sub>DDQ</sub>                     | 0.6 | 1.0 | 1.15 | RZQ/1  |
|                  |                 | 120Ω                     | V <sub>IL(AC)</sub> to V <sub>IH(AC)</sub> | 0.9 | 1.0 | 1.65 | RZQ/2  |
| 0, 0, 1          | 60Ω             | R <sub>TT,60PD120</sub>  | $0.2 \times V_{DDQ}$                       | 0.6 | 1.0 | 1.15 | RZQ/2  |
|                  |                 | ·                        | 0.5 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.15 | RZQ/2  |
|                  |                 |                          | $0.8 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.45 | RZQ/2  |
|                  |                 | R <sub>TT,60PU120</sub>  | 0.2 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.45 | RZQ/2  |
|                  |                 |                          | 0.5 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.15 | RZQ/2  |
|                  |                 |                          | $0.8 \times V_{DDQ}$                       | 0.6 | 1.0 | 1.15 | RZQ/2  |
|                  |                 | 60Ω                      | V <sub>IL(AC)</sub> to V <sub>IH(AC)</sub> | 0.9 | 1.0 | 1.65 | RZQ/4  |
| 0, 1, 1          | 40Ω             | R <sub>TT,40PD80</sub>   | 0.2 × V <sub>DDQ</sub>                     | 0.6 | 1.0 | 1.15 | RZQ/3  |
|                  |                 | R <sub>TT,40PU80</sub>   | 0.5 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.15 | RZQ/3  |
|                  |                 |                          | $0.8 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.45 | RZQ/3  |
|                  |                 |                          | 0.2 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.45 | RZQ/3  |
|                  |                 |                          | 0.5 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.15 | RZQ/3  |
|                  |                 |                          | $0.8 \times V_{DDQ}$                       | 0.6 | 1.0 | 1.15 | RZQ/3  |
|                  |                 | 40Ω                      | V <sub>IL(AC)</sub> to V <sub>IH(AC)</sub> | 0.9 | 1.0 | 1.65 | RZQ/6  |
| 1, 0, 1          | 30Ω             | R <sub>TT,30PD60</sub>   | $0.2 \times V_{DDQ}$                       | 0.6 | 1.0 | 1.15 | RZQ/4  |
|                  |                 |                          | $0.5 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.15 | RZQ/4  |
|                  |                 |                          | $0.8 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.45 | RZQ/4  |
|                  |                 | R <sub>TT,30PU60</sub>   | $0.2 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.45 | RZQ/4  |
|                  |                 |                          | $0.5 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.15 | RZQ/4  |
|                  |                 |                          | $0.8 \times V_{DDQ}$                       | 0.6 | 1.0 | 1.15 | RZQ/4  |
|                  |                 | 30Ω                      | V <sub>IL(AC)</sub> to V <sub>IH(AC)</sub> | 0.9 | 1.0 | 1.65 | RZQ/8  |
| 1, 0, 0          | 20Ω             | R <sub>TT,20PD40</sub>   | $0.2 \times V_{DDQ}$                       | 0.6 | 1.0 | 1.15 | RZQ/6  |
|                  |                 |                          | $0.5 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.15 | RZQ/6  |
|                  |                 |                          | $0.8 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.45 | RZQ/6  |
|                  |                 | R <sub>TT,20PU40</sub>   | $0.2 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.45 | RZQ/6  |
|                  |                 |                          | $0.5 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.15 | RZQ/6  |
|                  |                 |                          | $0.8 \times V_{DDQ}$                       | 0.6 | 1.0 | 1.15 | RZQ/6  |
|                  |                 | 20Ω                      | V <sub>IL(AC)</sub> to V <sub>IH(AC)</sub> | 0.9 | 1.0 | 1.65 | RZQ/12 |



#### **Table 15: Reference Settings for ODT Timing Measurements**

Gray-shaded cells have the same values as those in the 1.5V DDR3 data sheet

| Measured           |                             |                             |                  |                  |
|--------------------|-----------------------------|-----------------------------|------------------|------------------|
| Parameter          | R <sub>TT,nom</sub> Setting | R <sub>TT(WR)</sub> Setting | V <sub>SW1</sub> | V <sub>SW2</sub> |
| <sup>t</sup> AON   | RZQ/4 (60Ω)                 | N/A                         | 50mV             | 100mv            |
|                    | RZQ/12 (20Ω)                | N/A                         | 100mV            | 200mV            |
| <sup>t</sup> AOF   | RZQ/4 (60Ω)                 | N/A                         | 50mV             | 100mv            |
|                    | RZQ/12 (20Ω)                | N/A                         | 100mV            | 200mV            |
| <sup>t</sup> AONPD | RZQ/4 (60Ω)                 | N/A                         | 50mV             | 100mv            |
|                    | RZQ/12 (20Ω)                | N/A                         | 100mV            | 200mV            |
| <sup>t</sup> AOFPD | RZQ/4 (60Ω)                 | N/A                         | 50mV             | 100mv            |
|                    | RZQ/12 (20Ω)                | N/A                         | 100mV            | 200mV            |
| <sup>t</sup> ADC   | RZQ/12 (20Ω)                | RZQ/2 (20Ω)                 | 200mV            | 250mV            |

#### Table 16: $34\Omega$ Driver Impedance Characteristics

Gray-shaded cells have the same values as those in the 1.5V DDR3 data sheet

| MR1<br>[5, 1] | R <sub>ON</sub> | Resistor                 | V <sub>out</sub>                           | Min | Nom | Max <sup>1</sup> | Units |
|---------------|-----------------|--------------------------|--------------------------------------------|-----|-----|------------------|-------|
| 0, 1          | 34.3Ω           | R <sub>ON,34PD</sub>     | $0.2 \times V_{DDQ}$                       | 0.6 | 1.0 | 1.15             | RZQ/7 |
|               |                 |                          | $0.5 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.15             | RZQ/7 |
|               |                 |                          | $0.8 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.45             | RZQ/7 |
|               |                 | R <sub>ON,34PU</sub>     | 0.2 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.45             | RZQ/7 |
|               |                 |                          | 0.5 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.15             | RZQ/7 |
|               |                 |                          | $0.8 \times V_{DDQ}$                       | 0.6 | 1.0 | 1.15             | RZQ/7 |
| Pull-up/pull- | down mismate    | ch (MM <sub>PUPD</sub> ) | V <sub>IL(AC)</sub> to V <sub>IH(AC)</sub> | -10 | N/A | 10               | %     |

Note: 1. A larger maximum limit will result in slightly lower minimum currents.

# Table 17: $40\Omega$ Driver Impedance Characteristics

Gray-shaded cells have the same values as those in the 1.5V DDR3 data sheet

| MR1<br>[5, 1] | R <sub>ON</sub> | Resistor                 | V <sub>out</sub>                           | Min | Nom | Max <sup>1</sup> | Units |
|---------------|-----------------|--------------------------|--------------------------------------------|-----|-----|------------------|-------|
| 0, 0          | 40Ω             | R <sub>ON,40PD</sub>     | 0.2 × V <sub>DDQ</sub>                     | 0.6 | 1.0 | 1.15             | RZQ/6 |
|               |                 |                          | 0.5 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.15             | RZQ/6 |
|               |                 |                          | $0.8 \times V_{DDQ}$                       | 0.9 | 1.0 | 1.45             | RZQ/6 |
|               |                 | R <sub>ON,40PU</sub>     | 0.2 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.45             | RZQ/6 |
|               |                 |                          | 0.5 × V <sub>DDQ</sub>                     | 0.9 | 1.0 | 1.15             | RZQ/6 |
|               |                 |                          | $0.8 \times V_{DDQ}$                       | 0.6 | 1.0 | 1.15             | RZQ/6 |
| Pull-up/pull- | down mismate    | ch (MM <sub>PUPD</sub> ) | V <sub>IL(AC)</sub> to V <sub>IH(AC)</sub> | -10 | N/A | 10               | %     |

Note: 1. A larger maximum limit will result in slightly lower minimum currents.



# **Table 18: Single-Ended Output Driver Characteristics**

Gray-shaded cells have the same values as those in the 1.5V DDR3 data sheet

| Parameter/Condition                                                 | Symbol            | Min  | Мах | Units |
|---------------------------------------------------------------------|-------------------|------|-----|-------|
| Output slew rate: Single-ended; For rising and falling              | SRQ <sub>se</sub> | 1.75 | 6   | V/ns  |
| edges, measure between $V_{OL(AC)} = V_{REF} - 0.09 \times V_{DDQ}$ |                   |      |     |       |
| and $V_{OH(AC)} = V_{REF} + 0.09 \times V_{DDQ}$                    |                   |      |     |       |

# **Table 19: Differential Output Driver Characteristics**

Gray-shaded cells have the same values as those in the 1.5V DDR3 data sheet

| Parameter/Condition                                                                                                                                                | Symbol              | Min                    | Max                    | Units |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|------------------------|-------|
| Output slew rate: Differential; For rising and falling edges, measure between $V_{OL,diff(AC)} = -0.18 \times V_{DDQ}$ and $V_{OH,diff(AC)} = 0.18 \times V_{DDQ}$ | SRQ <sub>diff</sub> | 3.5                    | 12                     | V/ns  |
| Output differential crosspoint voltage                                                                                                                             | V <sub>OX(AC)</sub> | V <sub>REF</sub> - 135 | V <sub>REF</sub> + 135 | mV    |

#### **Table 20: Electrical Characteristics and AC Operating Conditions**

Note 1 applies to base timing specifications

|                            |                           |                            |     | L-800  | DDR3   | L-1066  | DDR3I | L-1333 | DDR3I    | L-1600 | DDR3 | L-1866 |       |
|----------------------------|---------------------------|----------------------------|-----|--------|--------|---------|-------|--------|----------|--------|------|--------|-------|
| Parameter                  |                           | Symbol                     | Min | Мах    | Min    | Max     | Min   | Max    | Min      | Max    | Min  | Max    | Units |
|                            |                           |                            | •   | DQ I   | nput T | iming   |       |        | <u> </u> |        | 1    | •      |       |
| Data setup<br>time to DQS, | Base (specification)      | <sup>t</sup> DS<br>(AC160) | 90  | _      | 40     | _       | N/A   | _      | N/A      | _      | N/A  | -      | ps    |
| DQS#                       | V <sub>REF</sub> @ 1 V/ns |                            | 250 | _      | 200    | _       | N/A   | _      | N/A      | _      | N/A  | _      | ps    |
| Data setup<br>time to DQS, | Base (specification)      | <sup>t</sup> DS<br>(AC135) | 140 | -      | 90     | -       | 45    | -      | 25       | -      | N/A  | -      | ps    |
| DQS#                       | V <sub>REF</sub> @ 1 V/ns |                            | 275 | _      | 225    | _       | 180   | _      | 160      | _      | N/A  | _      | ps    |
| Data hold time from        | Base (specification)      | <sup>t</sup> DH<br>(DC90)  | 160 | -      | 110    | -       | 75    | -      | 55       | -      | N/A  | -      | ps    |
| DQS, DQS#                  | V <sub>REF</sub> @ 1 V/ns |                            | 250 | _      | 200    | _       | 165   | _      | 145      | _      | N/A  | _      | ps    |
| Data setup<br>time to DQS, | Base (specification)      | <sup>t</sup> DS<br>(AC130) | N/A | _      | N/A    | _       | N/A   | _      | N/A      | _      | 70   | _      | ps    |
| DQS#                       | V <sub>REF</sub> @ 2 V/ns |                            | N/A | _      | N/A    | _       | N/A   | _      | N/A      | _      | 135  | _      | ps    |
| Data hold time from        | Base (specification)      | <sup>t</sup> DH<br>(DC90)  | N/A | -      | N/A    | -       | N/A   | _      | N/A      | _      | 75   | -      | ps    |
| DQS, DQS#                  | V <sub>REF</sub> @ 2 V/ns |                            | N/A | _      | N/A    | _       | N/A   | _      | N/A      | _      | 110  | _      | ps    |
|                            |                           |                            | Com | mand a | and Ad | dress 1 | iming |        |          |        | •    |        |       |
| CTRL, CMD,<br>ADDR setup   | Base (specification)      | <sup>t</sup> IS<br>(AC160) | 215 | -      | 140    | -       | 80    | -      | 60       | -      | N/A  | -      | ps    |
| to CK, CK#                 | V <sub>REF</sub> @ 1 V/ns |                            | 375 | _      | 300    | _       | 240   | _      | 220      | _      | N/A  | _      | ps    |
| CTRL, CMD,<br>ADDR setup   | Base (specification)      | <sup>t</sup> IS<br>(AC135) | 365 | _      | 290    | _       | 205   | _      | 185      | _      | 65   | _      | ps    |
| to CK, CK#                 | V <sub>REF</sub> @ 1 V/ns |                            | 500 | _      | 425    | _       | 340   | -      | 320      | _      | 200  | _      | ps    |



#### **Table 20: Electrical Characteristics and AC Operating Conditions (Continued)**

Note 1 applies to base timing specifications

|                          |                           |                            |     | L-800 | DDR3 | L-1066 | DDR3I | L-1333 | DDR3I | L-1600 | DDR3I | L-1866 |       |
|--------------------------|---------------------------|----------------------------|-----|-------|------|--------|-------|--------|-------|--------|-------|--------|-------|
| Parameter                |                           | Symbol                     | Min | Max   | Min  | Max    | Min   | Max    | Min   | Max    | Min   | Max    | Units |
| CTRL, CMD,<br>ADDR setup | Base (specification)      | <sup>t</sup> IS<br>(AC125) | N/A | _     | N/A  | -      | N/A   | -      | N/A   | -      | 150   | _      | ps    |
| to CK, CK#               | V <sub>REF</sub> @ 1 V/ns |                            | N/A | _     | N/A  | _      | N/A   | -      | N/A   | _      | 275   | _      | ps    |
| CTRL, CMD,<br>ADDR hold  | Base (specification)      | <sup>t</sup> IH<br>(DC90)  | 285 | _     | 210  | _      | 150   | _      | 130   | _      | 110   | _      | ps    |
| from CK, CK#             | V <sub>REF</sub> @ 1 V/ns |                            | 375 | _     | 300  | _      | 240   | -      | 220   | _      | 200   | _      | ps    |

Notes: 1. When two V<sub>IH(AC)</sub> values (and two corresponding V<sub>IL(AC)</sub> values) are listed for a specific speed bin, the user may choose either value for the input AC level. Whichever value is used, the associated setup time for that AC level must also be used. Additionally, one V<sub>IH(AC)</sub> value may be used for address/command inputs and the other V<sub>IH(AC)</sub> value may be used for data inputs.

> For example, for DDR3-800, two input AC levels are defined: VIH(AC160), min and  $V_{IH(AC135),min}$  (corresponding  $V_{IL(AC160),min}$  and  $V_{IL(AC135),min}$ ). For DDR3-800, the address/command inputs must use either  $V_{IH(AC160),min}$  with  ${}^tIS(AC160)$  of 215ps or  $V_{IH(AC135),min}$ with tIS(AC135) of 365ps; independently, the data inputs must use either VIH(AC160), min. with <sup>t</sup>DS(AC160) of 90ps or V<sub>IH(AC135),min</sub> with <sup>t</sup>DS(AC135) of 140ps.

2. When DQ single-ended slew rate is 1V/ns, the DQS differential slew rate is 2V/ns; when DQ single-ended slew rate is 2V/ns, the DQS differential slew rate is 4V/ns;

Table 21: Derating Values for tIS/tIH - AC160/DC90-Based

|           | $\Delta^{ m t}$ IS, $\Delta^{ m t}$ IH Derating (ps) – AC/DC-Based |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
|-----------|--------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| CMD/ADDR  |                                                                    |                   |                   |                   |                   | CK,               | , CK# [           | Differe           | ntial S           | lew R             | ate               |                   |                   |                   |                   |                   |
| Slew Rate | 4.0                                                                | V/ns              | 3.0               | V/ns              | 2.0               | V/ns              | 1.8               | V/ns              | 1.6               | V/ns              | 1.4               | V/ns              | 1.2               | V/ns              | 1.0               | V/ns              |
| V/ns      | Δ <sup>t</sup> IS                                                  | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH |
| 2.0       | 80                                                                 | 45                | 80                | 45                | 80                | 45                | 88                | 53                | 96                | 61                | 104               | 69                | 112               | 79                | 120               | 95                |
| 1.5       | 53                                                                 | 30                | 53                | 30                | 53                | 30                | 61                | 38                | 69                | 46                | 77                | 54                | 85                | 64                | 93                | 80                |
| 1.0       | 0                                                                  | 0                 | 0                 | 0                 | 0                 | 0                 | 8                 | 8                 | 16                | 16                | 24                | 24                | 32                | 34                | 40                | 50                |
| 0.9       | -1                                                                 | -3                | -1                | -3                | -1                | -3                | 7                 | 5                 | 15                | 13                | 23                | 21                | 31                | 31                | 39                | 47                |
| 0.8       | -3                                                                 | -8                | -3                | -8                | -3                | -8                | 5                 | 1                 | 13                | 9                 | 21                | 17                | 29                | 27                | 37                | 43                |
| 0.7       | -5                                                                 | -13               | -5                | -13               | -5                | -13               | 3                 | -5                | 11                | 3                 | 19                | 11                | 27                | 21                | 35                | 37                |
| 0.6       | -8                                                                 | -20               | -8                | -20               | -8                | -20               | 0                 | -12               | 8                 | -4                | 16                | 4                 | 24                | 14                | 32                | 30                |
| 0.5       | -20                                                                | -30               | -20               | -30               | -20               | -30               | -12               | -22               | -4                | -14               | 4                 | -6                | 12                | 4                 | 20                | 20                |
| 0.4       | -40                                                                | -45               | -40               | -45               | -40               | -45               | -32               | -37               | -24               | -29               | -16               | -21               | -8                | -11               | 0                 | 5                 |



Table 22: Derating Values for tIS/tIH - AC135/DC90-Based

| $\Delta^{ m t}$ IS, $\Delta^{ m t}$ IH Derating (ps) – AC/DC-Based |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
|--------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| CMD/ADDR                                                           |                   |                   |                   |                   |                   | CK,               | , CK# I           | Differe           | ntial S           | Slew R            | ate               |                   |                   |                   |                   |                   |
| Slew Rate                                                          | 4.0               | V/ns              | 3.0               | V/ns              | 2.0               | V/ns              | 1.8               | V/ns              | 1.6               | V/ns              | 1.4               | V/ns              | 1.2               | V/ns              | 1.0               | V/ns              |
| V/ns                                                               | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH |
| 2.0                                                                | 68                | 45                | 68                | 45                | 68                | 45                | 76                | 53                | 84                | 61                | 92                | 69                | 100               | 79                | 108               | 95                |
| 1.5                                                                | 45                | 30                | 45                | 30                | 45                | 30                | 53                | 38                | 61                | 46                | 69                | 54                | 77                | 64                | 85                | 80                |
| 1.0                                                                | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 8                 | 8                 | 16                | 16                | 24                | 24                | 32                | 34                | 40                | 50                |
| 0.9                                                                | 2                 | -3                | 2                 | -3                | 2                 | -3                | 10                | 5                 | 18                | 13                | 26                | 21                | 34                | 31                | 42                | 47                |
| 0.8                                                                | 3                 | -8                | 3                 | -8                | 3                 | -8                | 11                | 1                 | 19                | 9                 | 27                | 17                | 35                | 27                | 43                | 43                |
| 0.7                                                                | 6                 | -13               | 6                 | -13               | 6                 | -13               | 14                | -5                | 22                | 3                 | 30                | 11                | 38                | 21                | 46                | 37                |
| 0.6                                                                | 9                 | -20               | 9                 | -20               | 9                 | -20               | 17                | -12               | 25                | -4                | 33                | 4                 | 41                | 14                | 49                | 30                |
| 0.5                                                                | 5                 | -30               | 5                 | -30               | 5                 | -30               | 13                | -22               | 21                | -14               | 29                | -6                | 37                | 4                 | 45                | 20                |
| 0.4                                                                | -3                | -45               | -3                | -45               | -3                | -45               | 6                 | -37               | 14                | -29               | 22                | -21               | 30                | -11               | 38                | 5                 |

Table 23: Derating Values for tIS/tIH - AC125/DC90-Based

|           | $\Delta^{t}$ IS, $\Delta^{t}$ IH Derating (ps) – AC/DC-Based |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
|-----------|--------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| CMD/ADDR  |                                                              |                   |                   |                   |                   | CK,               | , CK# [           | Differe           | ntial S           | lew R             | ate               |                   |                   |                   |                   |                   |
| Slew Rate | 4.0                                                          | V/ns              | 3.0               | V/ns              | 2.0               | V/ns              | 1.8               | V/ns              | 1.6               | V/ns              | 1.4               | V/ns              | 1.2               | V/ns              | 1.0               | V/ns              |
| V/ns      | Δ <sup>t</sup> IS                                            | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH |
| 2.0       | 63                                                           | 45                | 63                | 45                | 63                | 45                | 71                | 53                | 79                | 61                | 87                | 69                | 95                | 79                | 103               | 95                |
| 1.5       | 42                                                           | 30                | 42                | 30                | 42                | 30                | 50                | 38                | 58                | 46                | 66                | 54                | 74                | 64                | 82                | 80                |
| 1.0       | 0                                                            | 0                 | 0                 | 0                 | 0                 | 0                 | 8                 | 8                 | 16                | 16                | 24                | 24                | 32                | 34                | 40                | 50                |
| 0.9       | 3                                                            | -3                | 3                 | -3                | 3                 | -3                | 11                | 5                 | 19                | 13                | 27                | 21                | 35                | 31                | 43                | 47                |
| 0.8       | 6                                                            | -8                | 6                 | -8                | 6                 | -8                | 14                | 1                 | 22                | 9                 | 30                | 17                | 38                | 27                | 46                | 43                |
| 0.7       | 10                                                           | -13               | 10                | -13               | 10                | -13               | 18                | -5                | 26                | 3                 | 34                | 11                | 42                | 21                | 50                | 37                |
| 0.6       | 16                                                           | -20               | 16                | -20               | 16                | -20               | 24                | -12               | 32                | -4                | 40                | 4                 | 48                | 14                | 56                | 30                |
| 0.5       | 15                                                           | -30               | 15                | -30               | 15                | -30               | 23                | -22               | 31                | -14               | 39                | -6                | 47                | 4                 | 55                | 20                |
| 0.4       | 13                                                           | -45               | 13                | -45               | 13                | -45               | 21                | -37               | 29                | -29               | 37                | -21               | 45                | -11               | 53                | 5                 |



Table 24: Minimum Required Time <sup>t</sup>VAC Above V<sub>IH(AC)</sub> (Below V<sub>IL[AC]</sub>) for Valid ADD/CMD Transition

|                  | DDR3L-800/10       | 066/1333/1600                  | DDR3                           | L-1866                         |
|------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|
| Slew Rate (V/ns) | tVAC at 160mV (ps) | <sup>t</sup> VAC at 135mV (ps) | <sup>t</sup> VAC at 135mV (ps) | <sup>t</sup> VAC at 125mV (ps) |
| >2.0             | 70                 | 209                            | 200                            | 205                            |
| 2.0              | 53                 | 198                            | 200                            | 205                            |
| 1.5              | 47                 | 194                            | 178                            | 184                            |
| 1.0              | 35                 | 186                            | 133                            | 143                            |
| 0.9              | 31                 | 184                            | 118                            | 129                            |
| 0.8              | 26                 | 181                            | 99                             | 111                            |
| 0.7              | 20                 | 177                            | 75                             | 89                             |
| 0.6              | 12                 | 171                            | 43                             | 59                             |
| 0.5              | Note 1             | 164                            | Note 1                         | 18                             |
| <0.5             | Note 1             | 164                            | Note 1                         | 18                             |

Note: 1. Rising input signal shall become equal to or greater than  $V_{IH(AC)}$  level and Falling input signal shall become equal to or less than  $V_{IL(AC)}$  level.

Table 25: Derating Values for <sup>t</sup>DS/<sup>t</sup>DH - AC160/DC90-Based

|           | $\Delta^{\mathrm{t}}$ DS, $\Delta^{\mathrm{t}}$ DH Derating (ps) – AC/DC-Based |               |                   |                |                |                |                |                |                |                |                |                |                |                |                |                |
|-----------|--------------------------------------------------------------------------------|---------------|-------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
|           |                                                                                |               |                   |                |                | DQS            | , DQS#         | Diffe          | rential        | Slew           | Rate           |                |                |                |                |                |
| DQ Slew   | 4.0                                                                            | V/ns          | 3.0               | V/ns           | 2.0            | V/ns           | 1.8            | V/ns           | 1.6            | V/ns           | 1.4            | V/ns           | 1.2            | V/ns           | 1.0            | V/ns           |
| Rate V/ns | $\Delta^{t}DS$                                                                 | $\Delta^t DH$ | Δ <sup>t</sup> DS | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ |
| 2.0       | 80                                                                             | 45            | 80                | 45             | 80             | 45             |                |                |                |                |                |                |                |                |                |                |
| 1.5       | 53                                                                             | 30            | 53                | 30             | 53             | 30             | 61             | 38             |                |                |                |                |                |                |                |                |
| 1.0       | 0                                                                              | 0             | 0                 | 0              | 0              | 0              | 8              | 8              | 16             | 16             |                |                |                |                |                |                |
| 0.9       |                                                                                |               | -1                | -3             | -1             | -3             | 7              | 5              | 15             | 13             | 23             | 21             |                |                |                |                |
| 0.8       |                                                                                |               |                   |                | -3             | -8             | 5              | 1              | 13             | 9              | 21             | 17             | 29             | 27             |                |                |
| 0.7       |                                                                                |               |                   |                |                |                | -3             | -5             | 11             | 3              | 19             | 11             | 27             | 21             | 35             | 37             |
| 0.6       |                                                                                |               |                   |                |                |                |                |                | 8              | -4             | 16             | 4              | 24             | 14             | 32             | 30             |
| 0.5       |                                                                                |               |                   |                |                |                |                |                |                |                | 4              | 6              | 12             | 4              | 20             | 20             |
| 0.4       |                                                                                |               |                   |                |                |                |                |                |                |                |                |                | -8             | -11            | 0              | 5              |



# Table 26: Derating Values for <sup>t</sup>DS/<sup>t</sup>DH - AC135/DC90-Based

|           | $\Delta^{t}$ DS, $\Delta^{t}$ DH Derating (ps) – AC/DC-Based |                |                 |               |                 |               |                 |                |               |               |               |               |                 |               |               |               |
|-----------|--------------------------------------------------------------|----------------|-----------------|---------------|-----------------|---------------|-----------------|----------------|---------------|---------------|---------------|---------------|-----------------|---------------|---------------|---------------|
|           |                                                              |                |                 |               |                 | DQS           | , DQS#          | Diffe          | rential       | Slew          | Rate          |               |                 |               |               |               |
| DQ Slew   | 4.0                                                          | V/ns           | 3.0             | V/ns          | 2.0             | V/ns          | 1.8             | V/ns           | 1.6           | V/ns          | 1.4           | V/ns          | 1.2             | V/ns          | 1.0           | V/ns          |
| Rate V/ns | $\Delta^{t}$ DS                                              | $\Delta^{t}DH$ | $\Delta^{t}$ DS | $\Delta^t$ DH | $\Delta^{t}$ DS | $\Delta^t$ DH | $\Delta^{t}$ DS | $\Delta^{t}DH$ | $\Delta^t$ DS | $\Delta^t DH$ | $\Delta^t$ DS | $\Delta^t DH$ | $\Delta^{t}$ DS | $\Delta^t$ DH | $\Delta^t$ DS | $\Delta^t$ DH |
| 2.0       | 68                                                           | 45             | 68              | 45            | 68              | 45            |                 |                |               |               |               |               |                 |               |               |               |
| 1.5       | 45                                                           | 30             | 45              | 30            | 45              | 30            | 53              | 38             |               |               |               |               |                 |               |               |               |
| 1.0       | 0                                                            | 0              | 0               | 0             | 0               | 0             | 8               | 8              | 16            | 16            |               |               |                 |               |               |               |
| 0.9       |                                                              |                | 2               | -3            | 2               | -3            | 10              | 5              | 18            | 13            | 26            | 21            |                 |               |               |               |
| 0.8       |                                                              |                |                 |               | 3               | -8            | 11              | 1              | 19            | 9             | 27            | 17            | 35              | 27            |               |               |
| 0.7       |                                                              |                |                 |               |                 |               | 14              | -5             | 22            | 3             | 30            | 11            | 38              | 21            | 46            | 37            |
| 0.6       |                                                              |                |                 |               |                 |               |                 |                | 25            | -4            | 33            | 4             | 41              | 14            | 49            | 30            |
| 0.5       |                                                              |                |                 |               |                 |               |                 |                |               |               | 39            | -6            | 37              | 4             | 45            | 20            |
| 0.4       |                                                              |                |                 |               |                 |               |                 |                |               |               |               |               | 30              | -11           | 38            | 5             |

# Micror

# Table 27: Derating Values for <sup>t</sup>DS/<sup>t</sup>DH - AC130/DC100-Based at 2V/ns

Shaded cells indicate slew rate combinations not supported

|           | Δ <sup>t</sup> DS, Δ <sup>t</sup> DH Derating (ps) – AC/DC-Based                                                                                                    |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |      |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|
| lus/      | DQS, DQS# Differential Slew Rate  8.0 V/ns   7.0 V/ns   6.0 V/ns   5.0 V/ns   4.0 V/ns   3.0 V/ns   2.0 V/ns   1.8 V/ns   1.6 V/ns   1.4 V/ns   1.2 V/ns   1.0 V/ns |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |      |
| - \       | 8.0                                                                                                                                                                 | V/ns            | 7.0             | V/ns            | 6.0             | V/ns            | 5.0             | V/ns            | 4.0             | V/ns            | 3.0             | V/ns            | 2.0 | V/ns            | 1.8             | V/ns            | 1.6             | V/ns            | 1.4             | V/ns            | 1.2             | V/ns            | 1.0             | V/ns |
| Slew Rate |                                                                                                                                                                     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |      |
| <u> </u>  |                                                                                                                                                                     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |      |
|           | Δ                                                                                                                                                                   | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ   | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ               | Δ    |
| DQ        | <sup>t</sup> DS                                                                                                                                                     | <sup>t</sup> DH | <sup>t</sup> DS | <sup>t</sup> DH | <sup>t</sup> DS | <sup>t</sup> DH | <sup>t</sup> DS | <sup>t</sup> DH | <sup>t</sup> DS | <sup>t</sup> DH | <sup>t</sup> DS | <sup>t</sup> DH | tDS | <sup>t</sup> DH | <sup>t</sup> DS | tDH  |
| 4.0       | 33                                                                                                                                                                  | 23              | 33              | 23              | 33              | 23              |                 |                 |                 |                 |                 |                 |     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |      |
| 3.5       | 28                                                                                                                                                                  | 19              | 28              | 19              | 28              | 19              | 28              | 19              |                 |                 |                 |                 |     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |      |
| 3.0       | 22                                                                                                                                                                  | 15              | 22              | 15              | 22              | 15              | 22              | 15              | 22              | 15              |                 |                 |     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |      |
| 2.5       |                                                                                                                                                                     |                 | 13              | 9               | 13              | 9               | 13              | 9               | 13              | 9               | 13              | 9               |     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |      |
| 2.0       |                                                                                                                                                                     |                 |                 |                 | 0               | 0               | 0               | 0               | 0               | 0               | 0               | 0               | 0   | 0               |                 |                 |                 |                 |                 |                 |                 |                 |                 |      |
| 1.5       |                                                                                                                                                                     |                 |                 |                 |                 |                 | -22             | -15             | -22             | -15             | -22             | -15             | -22 | -15             | -14             | -7              |                 |                 |                 |                 |                 |                 |                 |      |
| 1.0       |                                                                                                                                                                     |                 |                 |                 |                 |                 |                 |                 | -65             | -45             | -65             | -45             | -65 | -45             | -57             | -37             | -49             | -29             |                 |                 |                 |                 |                 |      |
| 0.9       |                                                                                                                                                                     |                 |                 |                 |                 |                 |                 |                 |                 |                 | -62             | -48             | -62 | -48             | -54             | -40             | -46             | -32             | -38             | -24             |                 |                 |                 |      |
| 8.0       |                                                                                                                                                                     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 | -61 | -53             | -53             | -45             | -45             | -37             | -37             | -29             | -29             | -19             |                 |      |
| 0.7       |                                                                                                                                                                     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |     |                 | -49             | -50             | -41             | -42             | -33             | -34             | -25             | -24             | -17             | -8   |
| 0.6       |                                                                                                                                                                     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |     |                 |                 |                 | -37             | -49             | -29             | -41             | -21             | -31             | -13             | -15  |
| 0.5       |                                                                                                                                                                     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |     |                 |                 |                 |                 |                 | -31             | -51             | -23             | -41             | -15             | -25  |
| 0.4       |                                                                                                                                                                     |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |                 |     |                 |                 |                 |                 |                 |                 |                 | -28             | -56             | -20             | -40  |



Table 28: Minimum Required Time <sup>t</sup>VAC Above V<sub>IH(AC)</sub> (Below V<sub>IL(AC)</sub>) for Valid DQ Transition

| Slew Rate (V/ns) | <sup>t</sup> VAC at 160mV (ps) | <sup>t</sup> VAC at 135mV (ps) | <sup>t</sup> VAC at 130mV (ps) |
|------------------|--------------------------------|--------------------------------|--------------------------------|
| >2.0             | 165                            | 113                            | 95                             |
| 2.0              | 165                            | 113                            | 95                             |
| 1.5              | 138                            | 90                             | 73                             |
| 1.0              | 85                             | 45                             | 30                             |
| 0.9              | 67                             | 30                             | 16                             |
| 0.8              | 45                             | 11                             | Note1                          |
| 0.7              | 16                             | Note1                          | -                              |
| 0.6              | Note1                          | Note1                          | -                              |
| 0.5              | Note1                          | Note1                          | -                              |
| <0.5             | Note1                          | Note1                          | -                              |

 Rising input signal shall become equal to or greater than V<sub>IH(AC)</sub> level and Falling input signal shall become equal to or less than V<sub>IL(AC)</sub> level.

# **Initialization**

If the SDRAM is powered up and initialized for the 1.35V operating voltage range, voltage can be increased to the 1.5V operating range provided that:

- Just prior to increasing the 1.35V operating voltages, no further commands are issued, other than NOPs or COMMAND INHIBITs, and all banks are in the precharge state.
- The 1.5V operating voltages are stable prior to issuing new commands, other than NOPs or COMMAND INHIBITS.
- The DLL is reset and relocked after the 1.5V operating voltages are stable and prior to any READ command.
- The ZQ calibration is performed. <sup>t</sup>ZQinit must be satisfied after the 1.5V operating voltages are stable and prior to any READ command.

If the SDRAM is powered up and initialized for the 1.5V operating voltage range, voltage can be reduced to the 1.35V operation range provided that:

- Just prior to reducing the 1.5V operating voltages, no further commands are issued, other than NOPs or COMMAND INHIBITS, and all banks are in the precharge state.
- The 1.35V operating voltages are stable prior to issuing new commands, other than NOPs or COMMAND INHIBITS.
- The DLL is reset and relocked after the 1.35V operating voltages are stable and prior to any READ command.
- The ZQ calibration is performed. <sup>t</sup>ZQinit must be satisfied after the 1.35V operating voltages are stable and prior to any READ command.



# **V<sub>DD</sub>** Voltage Switching

After the DDR3L DRAM is powered up and initialized, the power supply can be altered between the DDR3L and DDR3 levels, provided the sequence in Figure 8 is maintained.

Figure 8: V<sub>DD</sub> Voltage Switching



Note: 1. From time point Td until Tk, NOP or DES commands must be applied between MRS and ZQCL commands.

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer Comment Line: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.

This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.